## System Reset (with built-in watchdog timer) # Monolithic IC MM1135, MM1136 #### **Outline** These ICs were developed to drive low voltage batteries, and have a watchdog timer with built-in microcomputer reset voltage detection circuit and low battery detection circuit. A single reference voltage is used for low battery voltage detection and microcomputer reset voltage detection, so detection voltage difference is uniform (= 0.2V). Further, there is a built-in watchdog timer for operation diagnosis, which prevents the system from running wild by generating an intermittent reset pulse during system mis-operation. #### **Features** 1. Accurate voltage drop detection voltage Low battery detection Power supply voltage detection Detection voltage error 2.2V±20mV 1-2 4. Hysteresis Both 50mV typ. 2. Watchdog function stop pin (can be made to function only as reset IC during Vcc rise) 3. Low current consumption 150µA typ. #### **Package** SOP-8C (MM1135XF, MM1136XF) #### **Applications** - 1. 3V cordless telephones - 2. Various types of small, handy equipment #### **Series Table** | Model | VSLB | <b>V</b> SLR | T <sub>PR</sub> | Two | Twr | |--------|------|--------------|-----------------|-------|-----| | MM1135 | 2 AV | 3.2V | 100ms | 10ms | 2ms | | MM1136 | 3.4V | 3.2 V | 100ms | 100ms | 2ms | \*C⊤=0.02µF $T_{\text{PR}}\,$ : Reset hold time during $V_{\text{CC}}$ rise Two: Timer monitoring time Twn: Reset time V<sub>SLB</sub>: Battery check detection voltage Vslr: Reset detection voltage ### Pin Assignment | 1 | TC | |-------|-----| | 2 | ВС | | RESET | ) | | 3 | CK | | 4 | GND | | 5 | Vcc | | 6 | RCT | | 7 | Vs | ### Pin Description | Pin No. | Pin name | Function | |---------|-----------|------------------------------------------------------------------| | 1 | TC | Twd, Twr, Tpr time setting pins | | 2 | BC (RESET | Battery check output pin (RESET)low level output) for 3.4V | | 3 | CK | Clock input pin | | 4 | GND | GND pin | | 5 | Vcc | Power supply voltage input pin | | 6 | RCT | Watchdog timer stop pin Operation → OPEN, Stop → connect to GND | | 7 | Vs | Detection voltage fine adjustment pin | | 8 | RESET | Reset output pin (low output) | ### Block Diagram ### Absolute Maximum Ratings | Item | Symbol | Rating | Units | |-------------------------------|----------|----------------------|-------| | Power supply voltage | Vcc max. | -0.3~+7 | V | | Voltage applied to input pin | Vin | -0.3~Vcc+0.3 ( ≤ +7) | V | | Voltage applied to output pin | Vout | -0.3~Vcc+0.3 ( ≤ +7) | V | | Allowable loss | Pd | 450 | mW | | Storage temperature | Tstg | -40~+125 | °C | ### Recommended Operating Conditions | Power supply voltage Vcc ±2.5~+6.5 V RESET sync current Iolr 0~1.5 mA BC sync current Iolc 0~1.5 mA Clock input high level voltage Vckh 1.4 V Clock input low level voltage Vckl 0.4 V Clock monitoring time setting TwD 1~1000 ms Clock rise and fall times trvcc 100 μs Power supply voltage rise times trvcc 50 μs TC pin capacitance ©T 0.002~2 μF Operating temperature Top -25~+75 °C | | Symbol | Rating | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|-----------|-------| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Power supply voltage | Vcc | +2.5~+6.5 | V | | Clock input high level voltage $V_{CKL}$ $0.4$ $V_{CIOCK}$ input low level voltage $V_{CKL}$ $0.4$ $V_{CIOCK}$ monitoring time setting $T_{WD}$ $1_{2}1000$ ms $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0.4$ $0$ | RESET sync current | Iolr | 0~1.5 | mA | | Clock input low level voltage $V_{CKL}$ | BC sync current | Iolc | 0~1.5 | mA | | Clock monitoring time setting TwD 1~1000 ms Clock rise and fall times trck, tfck <100 $\mu s$ Power supply voltage rise times trvcc 100< $\mu s$ Power supply voltage fall times trvcc 50< $\mu s$ TC pin capacitance $\mu s$ Operating temperature ToP $-25 \sim +75$ °C | Clock input high level voltage | Vckh | 1.4< | V | | Clock rise and fall times $\mu_{S}$ truck, truck $\mu_{S}$ tr | Clock input low level voltage | Vckl | <0.4 | V | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Clock monitoring time setting | Twd | 1~1000 | ms | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Clock rise and fall times | trck, tfck | <100 | μs | | TC pin capacitance $\mu F$ Operating temperature $ToP$ $-25\sim+75$ °C | Power supply voltage rise times | trvcc | 100< | μs | | Operating temperature Top -25~+75 °C | Power supply voltage fall times | trvcc | 50< | μs | | | TC pin capacitance | € <sub>T</sub> | 0.002~2 | μF | | a dilicités de la contraction | Operating temperature | Тор | -25~+75 | °C | | | | | | | ### **Electrical Characteristics** (Typical model MM1136X) (Except where noted otherwise, Ta=25°C, Vcc=3.8V) (Except where noted otherwise, resistance unit is $\Omega$ ) | Item | Symbol | Measurement conditions | Min. | Тур. | Max. | Units | |--------------------------------|--------------------|-------------------------------------------------------|-------|-------|-------|-------| | Consumption current | Icc | No load | | 200 | 280 | μA | | RESET detection voltage | Vslr | Vcc : High→Low<br>RCT : GND, Vrc=OPEN | 3.10 | 3.20 | 3.30 | V | | Detection voltage | ∠Vsr | | | +0.01 | ±0.05 | %/°C | | temperature coefficient R | $\triangle T$ | | | 20.01 | 20.00 | 707 C | | Hysteresis voltage R | VHYSR | Vcc : Low→High<br>RCT : GND, Vτc=OPEN | 25 | 50 | 100 | mV | | BC detection voltage | $V_{\rm SLB}$ | Vcc : High→ Low, Rlb=10k | 3.30 | 3.40 | 3.50 | V | | Detection voltage | $\triangle V_{SB}$ | | | ±0.01 | ±0.05 | %/°C | | temperature coefficient B | $\Box$ T | | | ±0.01 | ±0.03 | 70/ C | | Hysteresis voltage B | VHYSB | Vcc: Low→ High, R <sub>LB</sub> =10k | 25 | 50 | 100 | mV | | Detection voltage difference | ∠Vsl | ∠Vsl=Vslb-Vslr | 0.18 | 0.20 | 0.22 | V | | CK input threshold | $V_{TH}$ | | 0.8 | 1.2 | 2 | V | | CK input ourrent | I <sub>IH</sub> | Vck=3.8V | | 0 | 1 | μA | | CK input current | IIL | Vck=0.0V | -15 | -6 | -2 | μι | | Output voltage RH | Vohr | IRESET 5µA | 3.0 | 3.4 | | V | | Output voltage BH | Vohb | RrB=10k | 3.2 | 3.6 | | V | | Output voltage RL | Volr | IRESET¥1mA, Vcc=3.0V | | 0.3 | 0.5 | V | | Output voltage BL | Volb | Bc=5mA, Vcc=3.0V | | 0.3 | 0.5 | V | | Output sync current R | Iolr | V R E S E T =0.5V, Vcc=3.0V | 1 | 2 | | mA | | Output sync current B | Iolb | V <sub>BC</sub> =0.5V, V <sub>CC</sub> =3.0V | 5 | 10 | | mA | | Output source current R | Iohr 🔪 | VRESET=3.4V | 8 | 15 | | μA | | C+ oborgo ourront | Іст1 | V <sub>TC</sub> =1.0V during watchdog timer operation | -0.48 | -0.24 | -0.16 | μA | | C <sub>T</sub> charge current | Іст2 | V <sub>TC</sub> =1.0V during power ON reset operation | -0.48 | -0.24 | -0.16 | μA | | Minimum operating power supply | $V_{\rm CC}$ | V RESET =0.4V | | 0.8 | 1.0 | V | | voltage to ensure RESE | VCC | I R E S E T =0.1mA | | 0.8 | 1.0 | v | | Vcc input pulse width | Ты | Vcc 3.8V T <sub>PI</sub> | 8 | | | μs | |-----------------------------------|--------------|------------------------------------|----|-----|-----|----| | CK input pulse width | Тскw | CK TCKW or | 3 | | | μs | | CK input cycle | Тск | CK TCK | 20 | | | μs | | Watchdog timer monitoring time *1 | Twd | C <sub>T</sub> =0.02μF | 50 | 100 | 150 | ms | | Watchdog timer | Twr | Cm 0.094F | 1 | 2 | 3 | ma | | reset time *2 | 1 WK | C <sub>T</sub> =0.02μF | 1 | _ Z | 3 | ms | | Reset hold time for | Tpr | Ст=0.02μF | 50 | 100 | 150 | ma | | power supply rise *3 | 1 PK | С1=0.02µг | 30 | 100 | 130 | ms | | RESET delay time | <b>t</b> pdr | Vcc : High →Low, Rlr=10k, Clr=15pF | | 10 | | μs | | BC delay time | <b>t</b> PDB | Vcc : High→Low, Rlb=4.7k, Clb=15pF | | 10 | | μs | | RESET rise time | trr | Rlr=10k, Clr=15pF | | 10 | | μs | | RESET fall time | tfr | Rlr=10k, Clr=15pF | | 2 | | μs | | BC rise time | trв | Rlb=4.7k, Clb=15pF | | 10 | | μs | | BC fall time | <b>t</b> fB | Rlb=4.7k, Clb=15pF | | 2 | | μs | #### Notes: - \*1 Monitoring time is the time from the last pulse (negative edge) of the timer clear clock pulse until reset pulse output. - In other words, reset output is output if a clock pulse is not input during this time. - \*2 Reset time means reset pulse width. However, this does not apply to power ON reset. - \*3 Reset hold time is the time from when Vcc exceeds detection voltage (Vshr) during power ON reset until reset release (RESET output high). - \*4 Watchdog timer monitoring time (Twp), watchdog timer reset time (Twr) and reset hold time (Tpr) during power supply rise can be changed by varying CT capacitance. The times are expressed by the following formulae. TPR (ms) $= 5000 \times CT (\mu F)$ Two (ms) $= 5000 \times C_T (\mu F)$ Twr (ms) $= 100 \times C_T (\mu F)$ Example: When C<sub>T</sub>=0.02µF TPR = 100ms Two = 100ms Twr = 2ms - \*5 Two can be varied by placing a resistor (1MEGΩ or more) between the RCT pin and Vcc. - \*6 The voltage range when measuring output rise and fall time is 10~90%. - $\star 7~\text{Vcc}$ rise time should be 100 $\mu s$ or more, and fall time should be 50 $\mu s$ or more. #### **Measuring Circuit** ### **Timing Chart** ## Basic Circuit Diagram